

### ECE 281

### Lesson 3 Notes

## **Objectives:**

- Understand the basic logic gates and their functions

#### **Lesson Notes:**

**Review:** In CS 210 we introduced a few key logic terms:

- Not Essentially the inverse of the input
- **Or** If any input is true, the output is true
- And The output is true only if all of the inputs are true
- **XOR** Exclusive Or The output is true exclusively if some but not all of the inputs are true

We will now extend these concepts and lay the foundation for all digital logic.

## **Logical Gates:**

At the simplest level, logical gates are made of transistors. Transistors can be thought of as a simple switch that either passes a logical true or false. In this class we won't focus much at this level, but you will see this a lot more in later classes in the ECE department



## **Digital Abstraction**

From our reading - "A *digital circuit* has voltages that are treated as either high or low, and is typically built as a connection of switches."

However, depending on the components being used, the voltage level for high and low may vary. It will be very important to eventually understand the voltage ranges that correspond with input and output logic high and low levels.

# **Logic Gates**

| Type and<br>Equation     | Schematic symbol | Truth table           | VHDL          |
|--------------------------|------------------|-----------------------|---------------|
| Buffer (BUF)             | BUF              | A Y O 1               | y <= a;       |
| Inverter (INV<br>or NOT) | A INV            | A Y 0 1               | y <= not a;   |
| AND                      | A Y AND2         | A B Y 0 0 0 1 1 0 1 1 | y <= a and b; |

# **Logic Gates Continued**

| OR                 | A Y             | A B Y 0 0 0 1 1 0                                 | y <= a or b;                                        |
|--------------------|-----------------|---------------------------------------------------|-----------------------------------------------------|
| XOR                | OR2  A  YORG    | 1 1   A B Y   O O   O 1   1 O   1 1   1           | y <= a <u>xor</u> b;                                |
| NAND               | XOR2  A  NAND2  | 1 1   A B Y   O O O O O O O O O O O O O O O O O O | y <= a <u>nand</u> b;<br>y <= not (a and b);        |
| NOR                | A Y NOR2        | A B Y 0 0 0 1 1 0 1 1                             | y <= a nor b;<br>y <= not (a or b);                 |
| XNOR               | A Y XNOR2       | A B Y 0 0 0 1 1 0 1 1                             | y <= a <u>xnor</u> b;<br>y <= not (a <u>xor</u> b); |
| Three Input<br>NOR | A<br>B<br>C     | ABC Y 000 Else                                    | y <= not (a or b or c);                             |
| Four Input<br>AND  | A — — — Y — — Y | ABCD Y 1111 Else                                  | y <= not (a and b and<br>c and d);                  |